

Trenz Electronic GmbH info@trenz-electronic.de www.trenz-electronic.de

# Demo Carrier Board for Industrial Micromodule

Rev 1.06 as of 2013-02-20

**User Manual** 

#### **Overview**

The Trenz Electronic TE0304 Demo Carrier Board provides low-cost connection and extension to the Trenz Electronic TE0300 Spartan-3E and TE0630 Spartan-6 Industrial Micromodules.

The TE0300 and TE0630 micromodules signals are available on high-density, surface mount connectors and are routed to the standard headers of the Demo Carrier Board with a differential impedance of 100 ohm.

The following ports are available for application demonstration: one D-sub 15-pin VGA output, two D-sub 9-pin RS-232 ports, two PS/2 ports.

A 14-pin JTAG connector for Xilinx parallel cable III, IV and USB cable HW-USB is made available for easy attachment.

Flexible power supply is possible through screw terminals (J7), dedicated DC jack (J8) or optionally USB bus (J12).

#### **Features**

- FPGA signals available on header J2 and J4, each with 2 x 20 pin 2.54 mm (100 mil) pitch:
  - 23 differential pairs (for high-speed signals)
  - 10 single-ended lines (for low- / medium-speed signals)
  - 1 x 12-pin Pmod or, alternatively, up to 2 x 6-pin Pmods
- header connector J5 with 2 x 20-pin 1.27 mm (50 mil) pitch for the direct connection with an Optomotive Cameleon camera head
- Board power supply via screw terminals, DC jack or optionally industrial USB connector
- JTAG header compatible with Xilinx parallel cable III, IV and USB cable HW-USB
- Small form factor: 115 x 79 mm



Figure 1: TE0304 demo carrier board without TE0300 module (top view).



Figure 2: TE0304 demo carrier board with TE0300 module (bottom view).



Figure 3: assembly diagram.

#### **Details**

To locate jumper and connectors, see Figure 3: assembly diagram.

**Warning:** make sure to install the module only in the way shown in Figure 2!

A quick way to check this is to make sure that the mounting holes on the TE0300 micro-module are in line with those on the TE0304 Demo Carrier Board.

#### **Power Supply**

There are three mutually exclusive options to supply power to the board:

- 5 V DC via DC jack;
- 5 V DC via DC screw terminals;
- USB bus power supply.

#### 5 V DC power supply

Set the Jumper J6 to EXT, and connect a 5 V DC supply to either the 2.5 mm DC-jack J8 (center positive) or the DC screw terminals J7 (upper terminal positive as hinted by the "+5V" label).



Both inputs are protected against polarity inversion by a cross bar diode D1.

#### USB bus power supply

Set the Jumper J6 to USB and connect a USB host-powered cable to the industrial USB receptacle J12. Receptacle J12 is not populated by default. For further information, please consult paragraph "USB Port".

#### **Header Power Pins**

Power pins on the I/O mating headers can provide power to external circuits. The following voltages are generated on the micromodule:

■ 1.2 V (J4: 33, 34) ■ 2.5 V (J4: 13, 14) ■ 3.3 V (J2: 3, 4, 33, 34).

For more information on available power ratings, please see "Trenz Electronic TE0300 Industrial Micromodule User Manual" and "Trenz Electronic TE0630 Industrial Micromodule User Manual".

#### I/O Banks Power Supply

Power supply input VccIO for FPGA bank 0 can be connected externally through connector J2, pins 1-2 (VccIO0). If bank 0 is not needed, VccIO can be left open.

**Warning!** If the VccIO line is supplied internally by one of the power-supply lines present on the TE0300 module, do NOT apply any external voltage.

**Warning!** Spartan-3 I/Os are not 5 V tolerant. Applying more than the recommended operating voltages at any pin, results in a damaged FPGA (see Xilinx Answer AR#19146).

## Single-ended lines

The demo carrier board has a total of 10 single ended lines routed to header connectors J2 and J4. These lines can be used for low-speed and medium-speed signals.

#### **Differential Pairs**

The demo carrier board has a total of 23 differential signal pairs routed with a differential impedance of 100 ohm to header connectors J2 and J4. These lines can be used for high speed signaling up to 666 Mbit/s per differential pair (see Xilinx application note XAPP485 "1:7 Deserialization in Spartan-3E/3A FPGAs at Speeds

Up to 666 Mbps", xapp485.pdf).

## **Application Ports**

The TE0304 Demo Carrier Board provides the following ports ready for FPGA-driven applications or demonstrations:

- 1 x microSD (socket)
- 1 x Optomotive camera (male)
- 1 x 12-pin Pmod or, alternatively, up to 2 x 6-pin Pmods
- 2 x PS/2 (female)
- 1 x RS-232 DCE (female)
- 1 x RS-232 DTE (male)
- 1 x VGA (female)

Each application port is composed of a hardware interface and the corresponding FPGA core.

#### microSD

The FPGA can read and write a microSD card through the microSD socket J14 [TE304] as detailed in Table 1. The microSD socket is provided with a card detection switch (c.d.s.).

| Signal  | FPGA pin  | FPGA ball |
|---------|-----------|-----------|
| DAT2    | IO_L20N_2 | R12       |
| CD/DAT3 | IO_L18P_2 | P11       |
| CMD     | IO_L18N_2 | N11       |
| VDD     | 3.3 V     | -         |
| CLK     | GCLK15    | V9        |
| VSS     | GND       | -         |
| DAT0    | IO_L10P_2 | R8        |
| DAT1    | IO_L10N_2 | T8        |
| c.d.s.  | IO_L23P_2 | V14       |

Table 1: TE0300 microSD signal details.

| Signal  | FPGA pin   | FPGA ball |
|---------|------------|-----------|
| DAT2    | V2_IO_06_P | AA14      |
| CD/DAT3 | V2_IO_05_P | T14       |
| CMD     | V2_IO_05_N | U14       |
| VDD     | 3.3 V      | -         |
| CLK     | V2_IO_04_P | W15       |
| VSS     | GND        | -         |
| DAT0    | V2_IO_01_P | AA6       |
| DAT1    | V2_IO_01_N | AB6       |
| c.d.s.  | V3_IO_20   | Y1        |

Table 2: TE0630 microSD signal details.

#### **Optomotive camera**

An Optomotive Cameleon camera head can be connected to the TE0304 Demo Carrier Board through a 40-wire ribbon cable inserted on header connector J5 with 1.27 mm (50 mil) pitch as shown in Figure 4.



Figure 4: Optomotive camera connected to the demo board.

Please make sure that the ribbon cable connector is inserted on header connector J5 such that wire 1 (usually the only color-marked wire) is near the bottom part of the board (VGA and RS-232 ports side).

## Pmod (peripheral module) port(s)

One 12-pin Pmod device or, alternatively,

up to two 6-pin Pmod devices can be connected to a section of header connector J2 as shown in Figure 5.



Figure 5: Pmod port(s).

Pmod pin-out at connector J2) is detailed in Table 3.

| J2 | Pmod<br>odd | Pmod<br>even | J2 |
|----|-------------|--------------|----|
| 13 | I/O         | I/O          | 14 |
| 11 | I/O         | I/O          | 12 |
| 9  | I/O         | I/O          | 10 |
| 7  | I/O         | I/O          | 8  |
| 5  | GND         | GND          | 6  |
| 3  | 3.3 V       | 3.3 V        | 4  |

Table 3: Pmod pin-out (J2).

Pmod signals are available at bank 0 of the FPGA as detailed in Table 4.

| Signal     | FPGA pin  | FPGA ball |
|------------|-----------|-----------|
| Pmod 1 odd | IO_L20P_0 | В6        |
| Pmod 2 odd | IO_L23N_0 | D5        |
| Pmod 3 odd | IO_L24N_0 | B4        |
| Pmod 4 odd | IO_L25P_0 | C3        |
| Pmod 5 odd | GND       | -         |
| Pmod 6 odd | 3.3 V     | -         |

| Signal      | FPGA pin  | FPGA ball |
|-------------|-----------|-----------|
| Pmod 1 even | IO_L20N_0 | A6        |
| Pmod 2 even | IO_L23P_0 | C5        |
| Pmod 3 even | IO_L24P_0 | A4        |
| Pmod 4 even | IO        | C4        |
| Pmod 5 even | GND       | -         |
| Pmod 6 even | 3.3 V     | -         |

Table 4: TE0300 Pmod pin-out (bank 0).

| Signal      | FPGA pin   | FPGA ball |
|-------------|------------|-----------|
| Pmod 1 odd  | V0_IO_03_P | D7        |
| Pmod 2 odd  | V0_IO_02_N | C6        |
| Pmod 3 odd  | V0_IO_01   | A4        |
| Pmod 4 odd  | V3_IO_05   | F7        |
| Pmod 5 odd  | GND        | -         |
| Pmod 6 odd  | 3.3 V      | -         |
| Pmod 1 even | V0_IO_03_N | C8        |
| Pmod 2 even | V0_IO_02_P | D6        |
| Pmod 3 even | V0_IO_01_N | A5        |
| Pmod 4 even | V0_IO_01_P | C5        |
| Pmod 5 even | GND        | -         |
| Pmod 6 even | 3.3 V      | -         |

Table 5: TE0630 Pmod pin-out (bank 0).

#### **PS/2 Ports**

The TE0304 Demo Carrier Board is equipped with two mini-DIN-6 female connectors (J10 and J11) for the connection of serial input devices with PS/2 connectors (typically keyboard and mouse). PS/2 signals are available at bank 2 of the FPGA as detailed in Table 6.

| Signal                  | FPGA pin  | FPGA ball |
|-------------------------|-----------|-----------|
| PS2_C1 (port 1 clock)   | IO_L12N_2 | М9        |
| PS2_D1<br>(port 1 data) | IO_L07P_2 | N7        |

| Signal                   | FPGA pin  | FPGA ball |
|--------------------------|-----------|-----------|
| PS2_C2<br>(port 2 clock) | IO_L04P_2 | R5        |
| PS2_D2<br>(port 2 data)  | IO_L04N_2 | T5        |

Table 6: TE0300 PS/2 pin-out (bank 2).

| Signal                   | FPGA pin   | FPGA ball |
|--------------------------|------------|-----------|
| PS2_C1<br>(port 1 clock) | V2_IO_02   | AB12      |
| PS2_D1<br>(port 1 data)  | V2_IO_02_N | AB7       |
| PS2_C2<br>(port 2 clock) | V2_IO_01_P | AA6       |
| PS2_D2<br>(port 2 data)  | V2_IO_01_N | AB6       |

Table 7: TE0630 PS/2 pin-out (bank 2).

#### **RS-232 DCE Port**

The TE0304 Demo Carrier Board is equipped with an RS-232 DCE (data communication equipment) serial port implemented with a D-sub 9-pin female connector J1 as detailed in Table 8.

| Pin     | Dir. | Signal             |
|---------|------|--------------------|
| 1, 4, 6 | -    | internally bridged |
| 2       | 0    | TxD-DCE            |
| 3       | I    | RxD-DCE            |
| 5       | -    | GND                |
| 7, 8    | -    | internally bridged |
| 9       | -    | not connected      |

Table 8: pin-out of connector J1.

The RS-232 DCE signals are available at bank 2 of the FPGA as detailed inTable 9.

| Signal  | FPGA pin  | FPGA ball |
|---------|-----------|-----------|
| TxD-DCE | IO_L05N_2 | P6        |
| RxD-DCE | IO_L05P_2 | R6        |

Table 9: TE0300 RS-232 DCE signal details (bank 2).

| Signal   | FPGA pin   | FPGA ball |
|----------|------------|-----------|
| UTxD-DCE | V2_IO_02_N | AB7       |
| RxD-DCE  | V2_IO_02_P | Y7        |

Table 10: TE0630 RS-232 DCE signal details (bank 2).

#### **RS-232 DTE Port**

The TE0304 Demo Carrier Board is equipped with an RS-232 DTE (data terminal equipment) serial port implemented with a D-sub 9-pin male connector J3.

| Pin     | Dir. | Signal             |
|---------|------|--------------------|
| 1, 4, 6 | -    | internally bridged |
| 2       | I    | RxD-DTE            |
| 3       | 0    | TxD-DTE            |
| 5       | -    | GND                |
| 7, 8    | -    | internally bridged |
| 9       | -    | not connected      |

Table 11: pin-out of connector J3.

The RS-232 DTE signals are available at bank 2 of the FPGA as detailed in Table 12.

| Signal  | FPGA pin    | FPGA ball |
|---------|-------------|-----------|
| TxD-DTE | IO (bank 2) | V7        |
| RxD-DTE | IO_L07N_2   | P7        |

Table 12: TE0300 RS-232 DTE signal details (bank 2).

| Signal  | FPGA pin   | FPGA ball |
|---------|------------|-----------|
| TxD-DTE | V3_IO_27   | 8U        |
| RxD-DTE | V2_IO_03_P | AA8       |

Table 13: TE0630 RS-232 DTE signal details (bank 2).

#### **VGA Port**

The FPGA can drive a VGA output port through a D-sub 15-pin male connector. Each RGB channel has a resolution of 5 bits, for an overall color depth of 32,768 colors per pixel.

The VGA signals are available at bank 2 and 3 of the FPGA as detailed in Table 14.

| Signal  | FPGA pin    | FPGA ball |
|---------|-------------|-----------|
| R0      | IO_L23P_3   | R3        |
| R1      | IO_L23N_3   | R2        |
| R2      | IO_L21P_3   | P2        |
| R3      | IO_L21N_3   | P1        |
| R4      | IO_L24P_3   | T2        |
| G0      | IO_L06N_2   | V6        |
| G1      | IO_L06P_2   | V5        |
| G2      | IO (bank 2) | U5        |
| G3      | IO_L03P_2   | U4        |
| G4      | IO_L18N_3   | М3        |
| В0      | IO_L19N_3   | М6        |
| B1      | IO_L19P_3   | M5        |
| B2      | IO_L17P_3   | L6        |
| В3      | IO_L17N_3   | L5        |
| B4      | IO (bank 2) | U6        |
| /HSYNC  | IO_L20P_3   | N4        |
| /VSYNC  | IO_L20N_3   | N5        |
| VGA_SCL | IO_L22P_3   | Р3        |
| VGA_SDA | IO_L22N_3   | P4        |

Table 14: TE0300 VGA port pin-out (bank 2 and 3).

| Signal  | FPGA pin   | FPGA ball |
|---------|------------|-----------|
| R0      | V3_IO_20   | Y1        |
| R1      | V3_IO_19   | V2        |
| R2      | V3_IO_18   | V1        |
| R3      | V3_IO_17   | U3        |
| R4      | V3_IO_16   | U1        |
| G0      | V3_IO_25   | AA4       |
| G1      | V3_IO_24   | AB4       |
| G2      | V3_IO_23   | Y3        |
| G3      | V3_IO_22   | AB3       |
| G4      | V3_IO_21   | Y2        |
| В0      | V2_IO_12_N | AB9       |
| B1      | V2_IO_12_P | Y9        |
| B2      | V2_IO_10_N | Y6        |
| В3      | V2_IO_10_P | W6        |
| B4      | V3_IO_26   | Y4        |
| /HSYNC  | V3_IO_14   | AA2       |
| /VSYNC  | V3_IO_15   | AB2       |
| VGA_SCL | V3_IO_12   | T2        |
| VGA_SDA | V3_IO_13   | T1        |

Table 15: TE0630 VGA port pin-out (bank 2 and 3).

#### **Other Ports**

#### **JTAG Port**

Connector J9 is a 14-pin JTAG connector for Xilinx parallel cable III, IV and USB cable HW-USB. Vref is about 3.3 V.

| Signal | Pin | Pin | Signal |
|--------|-----|-----|--------|
| GND    | 1   | 2   | Vref   |
| GND    | 3   | 4   | TMS    |
| GND    | 5   | 6   | TCK    |
| GND    | 7   | 8   | TDO    |
| GND    | 9   | 10  | TDI    |
| GND    | 11  | 12  | n.c.   |
| GND    | 13  | 14  | n.c.   |

Table 16: 14-pin JTAG connector J9.

#### **USB Port**

USB data lines of header connector J12 are connected (through board-to-board connectors JM4 and JM5) to the USB micro-controller on the TE0300 micromodule.

| Pin | Dir.    | Signal |
|-----|---------|--------|
| 1   | power I | Vcc    |
| 2   | I/O     | Data-  |
| 3   | I/O     | Data+  |
| 4   | -       | GND    |
| 5   | -       | BRAID  |

**Table 17: connector J12 pin-out.** 

Header connector J12 is a 5-pin 2.54 mm (100 mil) pitch connector compatible with the following industrial USB connectors:

 Bulgin Mini USB Buccaneer PX0443 (IP68 B type Mini USB, front panel mounted, 5 way crimp connector at rear)



Figure 6: Bulgin PX0443 (front connector).



Figure 7: Bulgin PX0443 (rear connector).

 Bulgin Mini USB Buccaneer PX0446 (IP68 B type Mini USB, rear panel mounted, 5 way header connector at rear)



Figure 8: Bulgin PX0446 (front connector).



Figure 9: Bulgin PX0446 (rear connector).

If connector J12 **is** populated with a 5-pin Bulgin adapter connector, it appears as shown in Figure 10.



Figure 10: connector J12 when populated.

If connector J12 **is not** populated (default assembly), it can be connected to a host USB socket through the J12-to-USB adapter cable (Figure 11) delivered with the TE0304 Demo Carrier Board.



**Figure 11: J12-to-USB adapter cable.** When plugging the 4-pin header connector of the adapter cable into the unpopulated connector J12, please make sure to

- pull slightly apart the 4 pins in such a way that 4-pin header-pitch matches connector J12 pitch;
- plug the pin corresponding to the red wire in the outermost contact hole (1 -VCC);
- leave the innermost contact (5 braid) unconnected.

When the adapter cable is inserted into the unpopulated connector J12, it should look like shown in Figure 12. The mechanical strain between the two connectors make soldering them unnecessary for most applications.



Figure 12: adapter connector in place (board side).

For the USB power line, please see paragraph *USB* bus power supply.

#### **Pushbutton**

The pushbutton S1 is connected to the master reset line of the module. By pressing the button, both the EZ-USB FX2 USB microcontroller and the FPGA are reset. The value of the master reset is overridden by switch S2 on the TE0300 micromodule when it is set to *Reset*.

## **Reference Designs**

Genode Labs included some TE0304 reference designs for a range of TE0300 modules to Genode FX project official source tree, and with the next release of Genode FX, the TE0300 support will become a regular part of the official Genode FX distribution. For further information, please consult the following references:

#### ■ Genode FX FPGA graphics

http://www.genode-labs.com/products/fpgagraphics/

#### Genode FX project page

http://sourceforge.net/projects/genode-fx/

#### ■ Genode FX project tree

http://genode-fx.svn.sourceforge.net/svn-root/genode-fx/

#### Genode FX reference UCF files

https://genodefx.svn.sourceforge.net/svnroot/genodefx/trunk/EDK\_projects/te0304/data/

## **Ordering Information**

#### **Demo Carrier Board**

The *Demo Carrier Board* is available at Trenz Eectronic Shop with ordering number **TE0304**. For other kind of headers J2 and J4, or for other header mounting options, please contact Trenz Electronic.

## **Optomotive Parts**

Optomotive (http://optomotive.si/) is a Slovenian mechatronic company.

The Cameleon Sensor Head is available at Trenz Eectronic Shop with ordering number **23367**.

#### **Bulgin Parts**

Bulgin (Elektron Components Ltd) is a UK-based company designing and manufacturing electromechanical components. For a comprehensive list of distributors, please visit http://bulgin.co.uk/.

#### **Trenz Electronic Shop**

To reach Trenz Eectronic Shop, please visit http://shop.trenz-electronic.de/.

## **Document Change History**

| Rev  | Date       | Who | Description                                                                  |
|------|------------|-----|------------------------------------------------------------------------------|
| 1.00 | 2009-06-22 | FDR | created                                                                      |
| 1.01 | 2009-06-24 | FDR | dimensions re-<br>vised                                                      |
| 1.02 | 2009-06-25 | FDR | added differen-<br>tial pairs and<br>single-ended<br>lines details           |
| 1.03 | 2009-07-31 | FDR | added pin labels<br>on J12 picture;<br>added J12-to-<br>USB adapter<br>cable |
| 1.04 | 2009-08-19 | FDR | improved<br>TE0304-to-<br>TE0300 pin de-<br>scription                        |
| 1.05 | 2012-03-12 | AIK | Added TE0630 information                                                     |
| 1.06 | 2013-03-20 | AIK | Added TE0630 pinout                                                          |

Table 18: document change history

## **Appendix**

The following tables reports pin-out information of the multi-pin connectors J2, J4 and J5.

| pin | B2B<br>name | FPGA<br>pin | dir     | dir     | FPGA<br>pin | B2B<br>name | pin |
|-----|-------------|-------------|---------|---------|-------------|-------------|-----|
| 1   | VccIO       | -           | power I | power I | -           | VccIO       | 2   |
| 3   | 3.3 V       | -           | power O | power O | -           | 3.3 V       | 4   |
| 5   | GND         | -           | -       | -       | -           | GND         | 6   |
| 7   | B0_IO_C3    | C3          | IO      | IO      | C4          | B0_IO_C4    | 8   |
| 9   | B0_L24_N    | B4          | IO      | IO      | A4          | B0_L24_P    | 10  |
| 11  | B0_L23_N    | D5          | IO      | IO      | C5          | B0_L23_P    | 12  |
| 13  | B0_L20_P    | В6          | IO      | IO      | A6          | B0_L20_N    | 14  |
| 15  | GCLK_L13_N  | В9          | I       | I       | В8          | GCLK_L13_P  | 16  |
| 17  | B3_L02_N    | D2          | IO      | IO      | D1          | B3_L02_P    | 18  |
| 19  | B3_L01_P    | C1          | IO      | IO      | C2          | B3_L01_N    | 20  |
| 21  | B3_L07_P    | G6          | IO      | IO      | G5          | B3_L07_N    | 22  |
| 23  | GND         | ı           | -       | ı       | -           | GND         | 24  |
| 25  | B3_L03_N    | E1          | IO      | IO      | E2          | B3_L03_P    | 26  |
| 27  | B0_L19_P    | F7          | IO      | IO      | E7          | B0_L19_N    | 28  |
| 29  | B0_L21_N    | E6          | IO      | IO      | D6          | B0_L21_P    | 30  |
| 31  | B0_L18_N    | D7          | IO      | IO      | C7          | B0_L18_P    | 32  |
| 33  | 3.3 V       | -           | power O | power O | -           | 3.3 V       | 34  |
| 35  | B0_L17_N    | F8          | IO      | IO      | E8          | B0_L17_P    | 36  |
| 37  | B0_IO_A8    | A8          | IO      | IO      | A7          | B0_IO_A7    | 38  |
| 39  | GCLK_L14_N  | D9          | 10      | IO      | C9          | GCLK_L14_P  | 40  |

Table 19: TE0300 pin-out of header J2

| pin | B2B<br>name | FPGA<br>pin | dir     | dir     | FPGA<br>pin | B2B<br>name | pin |
|-----|-------------|-------------|---------|---------|-------------|-------------|-----|
| 1   | VccIO       | -           | power I | power I | -           | VccIO       | 2   |
| 3   | 3.3 V       | -           | power O | power O | -           | 3.3 V       | 4   |
| 5   | GND         | -           | -       | -       | -           | GND         | 6   |
| 7   | V3_IO_05    | F7          | IO      | IO      | C5          | V0_IO_01_P  | 8   |
| 9   | V0_IO_01    | A4          | IO      | IO      | A5          | V0_IO_01_N  | 10  |
| 11  | V0_IO_02_N  | C6          | IO      | IO      | D6          | V0_IO_02_P  | 12  |
| 13  | V0_IO_03_P  | D7          | IO      | IO      | C8          | V0_IO_03_N  | 14  |
| 15  | V0_CLK_03_N | A12         | IO      | IO      | B12         | V0_CLK_03_P | 16  |
| 17  | V3_IO_04    | E5          | IO      | IO      | F5          | V3_IO_03    | 18  |
| 19  | V3_IO_01    | G6          | IO      | IO      | G4          | V3_IO_02    | 20  |
| 21  | V3_IO_06    | C4          | IO      | IO      | D3          | V3_IO_07    | 22  |
| 23  | GND         | -           | -       | -       | -           | GND         | 24  |
| 25  | V3_IO_08    | E6          | IO      | IO      | D5          | V3_IO_09    | 26  |
| 27  | V0_IO_11_P  | В6          | IO      | IO      | A6          | V0_IO_11_N  | 28  |
| 29  | V0_IO_12_N  | A7          | IO      | IO      | C7          | V0_IO_12_P  | 30  |
| 31  | V0_IO_13_N  | A8          | IO      | IO      | В8          | V0_IO_13_P  | 32  |
| 33  | 3.3 V       | -           | power O | power O | -           | 3.3 V       | 34  |
| 35  | V0_IO_14_N  | A9          | IO      | IO      | C9          | V0_IO_14_P  | 36  |
| 37  | V3_IO_10    | M7          | IO      | IO      | D9          | V0_IO_04_P  | 38  |
| 39  | V0_CLK_04_N | C12         | IO      | IO      | D11         | V0_CLK_04_P | 40  |

Table 20: TE0630 pin-out of header J2

| Pin | B2B<br>name | FPGA<br>pin | Dir      | Dir     | FPGA<br>pin | B2B<br>name | Pin |
|-----|-------------|-------------|----------|---------|-------------|-------------|-----|
| 1   | GCLK_L11_P  | D10         | IO       | IO      | E10         | GCLK_L11_N  | 2   |
| 3   | B0_L09_P    | C11         | IO       | IO      | D11         | B0_L09_N    | 4   |
| 5   | GND         | -           | -        | -       | -           | GND         | 6   |
| 7   | B0_IO_A11   | A11         | IO       | IO      | G9          | B0_IO_G9    | 8   |
| 9   | GCLK_L12_N  | A10         | IO       | IO      | B10         | GCLK_L12_P  | 10  |
| 11  | B0_L15_N    | F9          | IO       | IO      | E9          | B0_L15_P    | 12  |
| 13  | 2.5 V       | -           | power O  | power O | -           | 2.5 V       | 14  |
| 15  | B0_IO_A12   | A12         | IO       | IO      | B11         | B0_IO_B11   | 16  |
| 17  | B0_L06_N    | E12         | IO       | IO      | F12         | B0_L06_P    | 18  |
| 19  | B0_IO_E13   | E13         | IO       | IO      | D13         | B0_IO_D13   | 20  |
| 21  | B0_L08_N    | F11         | IO       | IO      | E11         | B0_L08_P    | 22  |
| 23  | GND         | -           | -        | -       | -           | GND         | 24  |
| 25  | B0_L05_N    | B13         | IO       | IO      | A13         | B0_L05_P    | 26  |
| 27  | B0_L01_N    | A16         | IO       | IO      | B16         | B0_L01_P    | 28  |
| 29  | B0_L03_N    | C14         | IO       | IO      | D14         | B0_L03_P    | 30  |
| 31  | B0_L04_N    | A14         | IO       | IO      | B14         | B0_L04_P    | 32  |
| 33  | 1.2 V       | -           | power O  | power O | -           | 1.2 V       | 34  |
| 35  | Vcon        | -           | power IO | power O | -           | 3.3 V       | 36  |
| 37  | Vcon        | -           | power IO | power O | -           | 5.0 V       | 38  |
| 39  | GND         | -           | -        | -       | -           | GND         | 40  |

Table 21: TE0300 pin-out of header J4

| Pin | B2B<br>name | FPGA<br>pin | Dir      | Dir     | FPGA<br>pin | B2B<br>name | Pin |
|-----|-------------|-------------|----------|---------|-------------|-------------|-----|
| 1   | V0_CLK_01_P | B10         | IO       | IO      | A10         | V0_CLK_01_N | 2   |
| 3   | V0_IO_15_P  | C15         | IO       | IO      | A15         | V0_IO_15_N  | 4   |
| 5   | GND         | -           | -        | -       | -           | GND         | 6   |
| 7   | V3_IO_11    | М8          | IO       | IO      | D8          | V0_IO_04_N  | 8   |
| 9   | V0_CLK_02_N | A11         | IO       | IO      | C11         | V0_CLK_02_P | 10  |
| 11  | V0_IO_05_N  | A13         | IO       | IO      | C13         | V0_IO_05_P  | 12  |
| 13  | 2.5 V       | -           | power O  | power O | -           | 2.5 V       | 14  |
| 15  | V0_IO_16_N  | A16         | IO       | IO      | B16         | V0_IO_16_P  | 16  |
| 17  | V0_IO_17_N  | A17         | IO       | IO      | C17         | V0_IO_17_P  | 18  |
| 19  | V0_IO_18_N  | A18         | IO       | IO      | B18         | V0_IO_18_P  | 20  |
| 21  | V0_IO_06_N  | C10         | IO       | IO      | D10         | V0_IO_06_P  | 22  |
| 23  | GND         | -           | -        | -       | -           | GND         | 24  |
| 25  | V0_IO_07_N  | E10         | IO       | IO      | F10         | V0_IO_07_P  | 26  |
| 27  | V0_IO_10_N  | C16         | IO       | IO      | D17         | V0_IO_10_P  | 28  |
| 29  | V0_IO_09_N  | C14         | IO       | IO      | D15         | V0_IO_09_P  | 30  |
| 31  | V0_IO_08_N  | A14         | IO       | IO      | B14         | V0_IO_08_P  | 32  |
| 33  | 1.2 V       | -           | power O  | power O | -           | 1.2 V       | 34  |
| 35  | Vcon        | -           | power IO | power O | -           | 3.3 V       | 36  |
| 37  | Vcon        | -           | power IO | power O | -           | 5.0 V       | 38  |
| 39  | GND         | -           | -        | -       | -           | GND         | 40  |

Table 22: TE0630 pin-out of header J4

| pin | B2B<br>name | FPGA<br>pin | dir     | dir     | FPGA<br>pin | B2B<br>name | pin |
|-----|-------------|-------------|---------|---------|-------------|-------------|-----|
| 1   | GND         | -           | -       | I       | -           | DOUT5       | 2   |
| 3   | GND         | -           | -       | I       | -           | DOUT6       | 4   |
| 5   | GND         | -           | -       | I       | -           | DOUT7       | 6   |
| 7   | GND         | -           | -       | I       | -           | DOUT8       | 8   |
| 9   | GND         | -           | -       | I       | -           | DOUT9       | 10  |
| 11  | GND         | -           | -       | I       | -           | LINE_VALID  | 12  |
| 13  | GND         | -           | -       | I       | -           | FRAME_VALID | 14  |
| 15  | GND         | -           | -       | I       | -           | DOUT0       | 16  |
| 17  | GND         | -           | -       | I/O     | -           | STLN_OUT    | 18  |
| 19  | GND         | -           | -       | 0       | -           | EXPOSURE    | 20  |
| 21  | GND         | -           | -       | 0       | -           | SCLK        | 22  |
| 23  | GND         | -           | -       | I/O     | -           | STFRM_OUT   | 24  |
| 25  | GND         | -           | -       | I/O     | -           | SDATA       | 26  |
| 27  | GND         | -           | -       | 0       | -           | SYSCLK      | 28  |
| 29  | GND         | -           | -       | I       | -           | PIXCLK      | 30  |
| 31  | GND         | -           | -       | I       | -           | DOUT1       | 32  |
| 33  | GND         | -           | -       | I       | -           | DOUT4       | 34  |
| 35  | GND         | -           | -       | I       | -           | DOUT2       | 36  |
| 37  | GND         | -           | -       | I       | -           | DOUT3       | 38  |
| 39  | 5.0 V       | -           | power O | power O | -           | 3.3 V       | 40  |

Table 23: TE0300 Pin-out of header J5

| pin | B2B<br>name | FPGA<br>pin | dir     | dir     | FPGA<br>pin | B2B<br>name | pin |
|-----|-------------|-------------|---------|---------|-------------|-------------|-----|
| 1   | GND         | -           | -       | I       | -           | DOUT5       | 2   |
| 3   | GND         | -           | -       | I       | -           | DOUT6       | 4   |
| 5   | GND         | -           | -       | I       | -           | DOUT7       | 6   |
| 7   | GND         | -           | -       | I       | -           | DOUT8       | 8   |
| 9   | GND         | -           | -       | I       | -           | DOUT9       | 10  |
| 11  | GND         | -           | -       | I       | -           | LINE_VALID  | 12  |
| 13  | GND         | -           | -       | I       | -           | FRAME_VALID | 14  |
| 15  | GND         | -           | -       | I       | -           | DOUT0       | 16  |
| 17  | GND         | -           | -       | I/O     | -           | STLN_OUT    | 18  |
| 19  | GND         | -           | -       | 0       | -           | EXPOSURE    | 20  |
| 21  | GND         | -           | -       | 0       | -           | SCLK        | 22  |
| 23  | GND         | -           | -       | I/O     | -           | STFRM_OUT   | 24  |
| 25  | GND         | -           | -       | I/O     | -           | SDATA       | 26  |
| 27  | GND         | -           | -       | 0       | -           | SYSCLK      | 28  |
| 29  | GND         | -           | -       | I       | -           | PIXCLK      | 30  |
| 31  | GND         | -           | -       | I       | -           | DOUT1       | 32  |
| 33  | GND         | -           | -       | I       | -           | DOUT4       | 34  |
| 35  | GND         | -           | -       | I       | -           | DOUT2       | 36  |
| 37  | GND         | -           | -       | I       | -           | DOUT3       | 38  |
| 39  | 5.0 V       | -           | power O | power O | -           | 3.3 V       | 40  |

Table 24: TE0630 Pin-out of header J5